TELKOMNIKA Telecommunication, Computing, Electronics and Control
Novel high functionality fault tolerant ALU
Dublin Core
Title
TELKOMNIKA Telecommunication, Computing, Electronics and Control
Novel high functionality fault tolerant ALU
Novel high functionality fault tolerant ALU
Subject
ALU, Fault tolerant, Power dissipation, Reversible logic, Synthesis
Description
Miniaturization, cost, functionality, complexity and power dissipation are important and necessary design traits which need attention in circuit
designing. There is a trade off between miniaturization and power
dissipation. Smart technology is always searching for new paradigms to
continue improve power dissipation. Reversible logic is one of smart
computing deployed to avoid power dissipation. Researchers have proposed many reversible logic-based arithmetic and logic units (ALU). However, the research in the area of fault tolerant ALU is still under progress. The aim of this paper is to bridge the knowledge gap for a new researcher in area of fault tolerance using parity preserving logic gates rather than searching huge data through various sources. This paper also presents a high functionality based novel fault tolerant arithmetic and logic unit architecture. A comparison on optimization aspects is presented in tabular form and results shows that proposed ALU architecture is optimum balance in terms of all aspects of reversible logic synthesis. The proposed ALU architecture is coded in Verilog HDL and simulated using Xilinx ISE design suit 14.2 tool. The quantum cost of all gates used in proposed architecture is verified using RCViewer + tool.
designing. There is a trade off between miniaturization and power
dissipation. Smart technology is always searching for new paradigms to
continue improve power dissipation. Reversible logic is one of smart
computing deployed to avoid power dissipation. Researchers have proposed many reversible logic-based arithmetic and logic units (ALU). However, the research in the area of fault tolerant ALU is still under progress. The aim of this paper is to bridge the knowledge gap for a new researcher in area of fault tolerance using parity preserving logic gates rather than searching huge data through various sources. This paper also presents a high functionality based novel fault tolerant arithmetic and logic unit architecture. A comparison on optimization aspects is presented in tabular form and results shows that proposed ALU architecture is optimum balance in terms of all aspects of reversible logic synthesis. The proposed ALU architecture is coded in Verilog HDL and simulated using Xilinx ISE design suit 14.2 tool. The quantum cost of all gates used in proposed architecture is verified using RCViewer + tool.
Creator
Shaveta Thakral, Dipali Bansal
Source
DOI: 10.12928/TELKOMNIKA.v18i1.12645
Publisher
Universitas Ahmad Dahlan
Date
February 2020
Contributor
Sri Wahyuni
Rights
ISSN: 1693-6930
Relation
http://journal.uad.ac.id/index.php/TELKOMNIKA
Format
PDF
Language
English
Type
Text
Coverage
TELKOMNIKA Telecommunication, Computing, Electronics and Control
Files
Collection
Citation
Shaveta Thakral, Dipali Bansal, “TELKOMNIKA Telecommunication, Computing, Electronics and Control
Novel high functionality fault tolerant ALU,” Repository Horizon University Indonesia, accessed April 12, 2025, https://repository.horizon.ac.id/items/show/3612.
Novel high functionality fault tolerant ALU,” Repository Horizon University Indonesia, accessed April 12, 2025, https://repository.horizon.ac.id/items/show/3612.